

# The BioRC Biomimetic Real-Time Cortex Project

#### Alice C. Parker, Jonathan Joshi, Chih-Chieh Hsu, and Ko-Chung Tseng Department of Electrical Engineering, University of Southern California

Los Angeles, CA 90089

## **Engineering Challenges for a Synthetic Cortex**

## Connectivity as a function of Neuron Size

#### Complexity:

- Synaptic mechanisms excitatory and inhibitory synapses Dendritic computations and dendritic spikes
- Scale:

## 100 x 10<sup>9</sup> neurons and 10<sup>4</sup> to 10<sup>5</sup> synapses/neuron ~100 transistors/synapse including dendritic computations CMOS neurons for a cortex, absent interconnection area, could occupy an entire room, even in 2021

- •Connectivity: Fan-in/neuron 10<sup>4</sup> to 10<sup>5</sup> distinct connections; Fan-out 10<sup>4</sup> Address space 37 bits (assuming synaptic inputs are distinct) Plasticity:
- New neural connections form within hours Presynaptic depression/facilitation occur Postsynaptic depression and potentiation occur

## The Biomimetic Neural Circuits



#### A Simplified Central Neuron Circuit



#### Addition of EPSP's





## **Neural Circuit Designs Completed**

- •The excitatory and inhibitory synapse circuits model
  - an action potential applied to a biological synapse
  - neurotransmitter action, including
  - programmable transmitter availability
  - programmable ion channel receptors
  - Programmable reuptake delay membrane potentials

  - ion pumps

÷

Dendrodendritic connections Shunting and hyperpolarizing inhibition

•The voltage adders model sublinear, linear, and superlinear dendritic computations involving EPSPs and IPSPs in the dendritic arbor

Axon hillock circuits model action potential generation

Single spike Burst of spikes

•Circuit designs favor economy of size over exact replication of waveforms, to facilitate scaling to cortical-sized neural networks, with approximate waveform shaping

## A Future Carbon Nanotube Synapse



### The BioRC Project Team and Support

- Alice Parker, PI and Chongwu Zhou, Co-PI
  Graduate Assistants
  Chih-Chieh Hsu CNT circuits and simulation
  Jonathan Joshi CMOS circuits and simulation
  Ko-Chung Tseng Mathematical models of interconnectivity
  Chua Wang Carbon nanotube fabrication
  Adi Azar Neural architecture
  Kbuckbood Izani A
  Gircuit sinulization
- Khushnood Irani 2D circuit visualization Jason Mahvash analog circuits Matthew Walker Nano-interconnections/assembly
- Numerous directed research students

•Support for this research has been provided by the Viterbi School of Engineering and the WiSE Program at USC and NSF Grant 0726815.

## Introduction Central objective: design, simulation and

- construction of nanocircuits that model portions of the human cortex
- Exploit the analog computational power of transistor circuits to meet complexity challenges
- Use carbon nanotubes and nanowires as the candidate nanotechnology to meet scale challenges as well as prosthetic advantages



Carbon nanotube fabrication by Chongwu Zhou Aligned nanotubes and resulting logic gates

## The Basic Central Neuron Architecture

- The whole neuron can be divided into these sub-circuits: Synapse • Excitatory/Inhibitory synapse circuit (Action Potential as inputs and EPSP/IPSP as outputs) Dendritic Tree
- A pool of voltage adders (which can add two input stimuli in both linear or non-linear ways)
- Axon Hillock
- Amplifier (in order to reach the threshold of carbon nanotube FET)
- Spike-initiator (Action Potentials are all-or-none)



## **Dendritic Computations**

- ✤Mel. Schiller et al.: results of EPSP summation at soma of layer-5 pyramidal neuron with respect to within-branch and between-branch
- stimulations Between-branch EPSP summation
- linear for weak and medium stimuli and slightly superlinear for strong stimuli
- Within-branch EPSP summation shows both linearity and non-linearity depending on the strength of EPSP.









